Ref. No.: Ex//ET/T/326/2019 ## B. E. ELECTRONICS & TELE-COMM. ENGG. EXAM., 2019 (3rd Year, 2<sup>nd</sup> Semester Examination, 2019) | | EMBEDDED SYSTEMS | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Time: | Three Hours Full Marks: 100 | | | Answer ALL the Five Modules (All Parts of the same question must be answered at one place only) | | 1. | MODULE I (a) What is an Embedded System (ES)? Explain the three most important differences between an General Purpose Computing System and ES. [5] (b) Draw and explain the Block Diagram of a typical ES. [10 Marks] | | | (c) (i) The Instruction set of RISC Processor is and | | | (v) is an example of Digital Actuator. [5] [OR] | | | <ul><li>(i) Explain the role of Reset circuit in ES.</li><li>(ii) Explain the role of Oscillator unit in ES.</li><li>[5]</li></ul> | | | (a) List the features that has made Intel 8051 Microcontroller Unit (MCU) as ar efficient core for real time applications. (b) (i) The memory map of the upper RAM Block and the SFR area of 8052 MCU are and, respectively. (ii) The register address of the registers in each bank of the On-chip RAM is | | | and the direct address of the registers in each bank are (specify the direct address of registers in each bank | | | separately). (iii) The memory map of the Bit and Byte addressable area of the RAM is and the memory map of the bit addressable locations of the on-chip RAM is | | | (iv) The instruction will ensure that the Stack starts from the Scratch Pad Area of the RAM. | | | (v) Both the TMOD and TCON registers are bit addressable [state True / False] (c) (i) List the 8051 MCU Internal and External Interrupts and their corresponding ISR vector address as per their polling priorities. | | | (ii) The 8051 MCU has a total of registers in the SFR area in connection with the Interrupts operation and they are (iii)Explain the function of all the interrupt related SFR registers in 8051 MCU. | [3+1+6] | | MODULE III | |----|-----------------------------------------------------------------------------------| | 3. | | | | address by [5 X 1] | | | (ii) The instruction is an example of Indexed addressing and is | | | used to read | | | (iii) The registers are used by indirect addressing only. | | | (iv) The carry bit must always be cleared before using the instruction | | | during arithmetic operations. | | | (v) The addressing mode used by the instruction CLR is | | | (b) (i) Write the format of the CALL instruction using Absolute Addressing | | | mode. Explain the computation of the 16-bit CALL location using this | | | addressing mode format. | | | (ii) Why is this addressing mode faster than the conventional CALL | | | instruction? | | | (iii) Let (A) = 5FH. The (A) after the execution of the SWAP A instruction | | | is $[7+2+1]$ | | | (c) (i) Let (DPTR) = 2050H. What will be the (DPTR) after executing the | | | following instructions: | | | XCH A, DPL | | | DEC A | | | CJNE A,#0FFH, SKIP | | | DEC DPH | | | SKIP: XCH A,DPL | | | (ii) Let $(A) = 0$ FH. After the execution of DAA, the $(A) =$ | | | (iii) Let $(A) = 28BCD$ . After executing the instruction ADD A,#12H, the | | | (A) = | | | | | | MODULE IV | | 4. | (a) (i) Write an 8051 Assembly Language Program (ALP) to implement n! | | | (ii) Write an 8051 ALP to convert a binary number (< 100) to a BCD | | | Number. [10+10] | | | [OR] | | | (b) (i) Write an 8051 ALP to find the largest number from an array of 10 numbers. | | | (ii) Write an 8051 ALP to arrange the array of 10 numbers in ascending | | | order. [10+10] | | | | | | MODULE IV | 5. Design and implement a Temperature Controller using 8051 MCU as the Core of the ES. Draw the Block Diagram of the system and Flow Chart. Write the 8051 (Microprocessing Unit) based MPU ALP. Compare the MCU and [6+4+8+2] implementations.