Ref. No.: EX/IT/T/216/2017(S) ## BACHELOR OF ENGINEERING IN INFORMATION TECHNOLOGY 2<sup>nd</sup> YEAR 1<sup>st</sup> SEMESTER SUPPLEMENTARY EXAMINATION,-2017 ## **Computer Architecture** Time: 3 Hours Full Marks: 100 ## Answer from each group | | Group I | | |-----|-------------------------------------------------------------------------------------------|---------| | | | 10 = 10 | | | CISC stands for | | | 2. | Memory unit that communicates directly with the CPU is called | | | 3. | The pipeline operates on a stream of instruction by overlapping the phases of | | | | instruction cycle is | | | | The 2's compliment form (use 6 bit word) of the number 1010 is | | | | In RAM chip DATA BUS is | | | | SIMD stands for | | | | In a stack organization SP is | | | | Write the names of control words in stack organization | | | | K-map for half adder is of variables. | | | | ROM is a memory. | | | 11. | An address in main memory is called | | | | Group II | | | | | 10 = 20 | | 1. | Define Computer Architecture. | | | 2. | What is multiprogramming? | | | 3. | List the steps involved in an Instruction pipeline. | | | 4. | Hexadecimal subtraction using 2's complement method:- C3 <sub>16</sub> - 0B <sub>16</sub> | | | 5. | Convert Gray code to Binary number: 1001011101110. | | | 6. | Convert decimal number 359 <sub>10</sub> to octal number. (Using division method) | | | 7. | Explain the pipelining type. | | | 8. | Determine the number of clock cycle that it takes to process 200 tasks in a 6 sepipeline. | egment | | 9. | What is the role of MAR and MDR? | | | 10. | . Define memory access time? | | 11. What are the various units in the computer? | Group III (Answer any Five Questions) | 5 * 6 = 30 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 1. Explain 2 mapping process of cache memory with diagram. | 3 +3 | | 2. Explain the hardware organization of associative memory. | 6 | | 3. What is auxiliary memory? A non-pipeline system takes 50ns to process a same task can be processed in a 6 segment pipeline with a clock cycle of 10 Determine the speedup ratio of the pipeline for 100 tasks. | task. The ons. 2 + 4 | | 4. Evaluate the arithmetic statement $X = (A+B)*(C+D)$ using a general register with three address, two address instruction format. | er computer<br>6 | | 5. Explain selective-complement, selective-clear operation. | 3 + 3 | | 6. Explain SISD, SIMD with diagram. | 3 + 3 | | Group IV | | | (Answer any Four Questions) | 4 * 10 = 40 | | | | | (Answer any Four Questions) | agram.<br>ans of a four- | | <ol> <li>(Answer any Four Questions)</li> <li>Explain pipeline process: A<sub>i</sub> * B<sub>i</sub> + C<sub>i</sub> for i = 1, 2, 3, 7 with proper distance.</li> <li>Simplify the following Boolean function in sum-of-products forms by measurable map. Draw the logic diagram with <ul> <li>(a) AND-OR gates</li> <li>(b) NAND gates</li> </ul> </li> </ol> | agram.<br>ans of a four- | | <ol> <li>(Answer any Four Questions)</li> <li>Explain pipeline process: A<sub>i</sub> * B<sub>i</sub> + C<sub>i</sub> for i = 1, 2, 3, 7 with proper distance.</li> <li>Simplify the following Boolean function in sum-of-products forms by measurable map. Draw the logic diagram with <ul> <li>(a) AND-OR gates</li> <li>(b) NAND gates</li> <li>F(A, B, C, D) = ∑(0, 2, 8, 9, 10, 11, 14, 15)(Explain the process.)</li> </ul> </li> </ol> | agram. ans of a four- ocess). | | <ol> <li>(Answer any Four Questions)</li> <li>Explain pipeline process: A<sub>i</sub> * B<sub>i</sub> + C<sub>i</sub> for i = 1, 2, 3, 7 with proper distance.</li> <li>Simplify the following Boolean function in sum-of-products forms by mean variable map. Draw the logic diagram with <ul> <li>(a) AND-OR gates</li> <li>(b) NAND gates</li> <li>F(A, B, C, D) = ∑(0, 2, 8, 9, 10, 11, 14, 15)(Explain the process.</li> </ul> </li> <li>Explain Arithmetic pipelining with pictorial diagram.</li> <li>a) Difference between RISC and CISC.</li> </ol> | agram. ans of a four- cess). |