Ref. No. : Ex/ET/T/2017 | В. І | Ε. Ε | Electronics and Tele-communication Engineering 2nd Year 2 <sup>nd</sup> Semester Exa | amination 2017 | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------| | Tin | ne | | ull Marks : 100 | | | | Answer any five questions | | | Q1 (a) Define Synchronous and Asynchronous Sequential logic circuits. Give 5 examples of each | | | | | | ci | rcuit (SLC & ASLC). | 06 | | | (b) | Compare and contrast between SSLC and ASSLC. | 04 | | | (c) | How do you design a SLC (state the steps in proper sequence) and elaborate the d | esign with | | | | an example. | 10 | | Q2. | (a) | . How will you design an ASLC (State the steps in proper sequence) and elaborate th | ne design | | | | with an example. Which steps are additional compared to SSLC design steps and ex | xplain | | | | why? | 15 | | | ( | <ul> <li>b). Distinguished between completely and incompletely specified machines. Give exeach of them.</li> </ul> | ample of<br>05 | | Q3. | (a) | Give in tabular form the distinction between pulse and fundamental mode of ASLCs | s.≅` 04 | | | (b) | What are cycles and Races? Distinguish between them in tabular form. Give examp | ples of | | | , , | races and Cycles. | 11 | | | (c) | What are critical and non-critical races? Explain them with suitable examples. | 05 | | Q4 | (a) | Take a SLC circuit (give steps to analysis it) and analysis the ckt (complete). | 04 | | | (þ | ) Design a Detecter to detect the repetitive non-overlapping sequence 110 with ter | mination | | | | condition 010. | 10 | | | c) | Design a parity generator to detect odd and even sequences. | 06 | | Q5 (a) Explain, using example, a fault table and a fault dictionary. Discuss the advantages and disadvantages of fault table method. | | | | | | | Discuss the Boolean difference method with suitable examples. Write the properties | es of | | | 122 112 | Boolean differences and verify them . | 16 | | | 516 | ,, | | | Q6. | (a) | Design a controller for an electronic metro door which should have, besides clock a | and reset, | | | i | four other inputs; remote (= '1', when the remote control is activated), open (= '1', $oldsymbol{v}$ | when the | | | i | door is completely open, provided by a sensor), closed(= '1', when the door is comp | letely | | | closed, also provided by a sensor), and timer (= '1', 30s after open= '1' occurs). At the output, | | | | | į | the following signals must be produced: power (when $^{\prime}1^{\prime}$ turns the electric motor or | n) and | | | direction (when '0' the motor rotates in the direction to open the door, when $f 1$ in the | | | | | į | direction to close it). The controller shows the following features: | rn over | - (a) If remote is pressed while the door is closed, immediately turn the motor on to open it - (b) If remote is pressed while the door is open, immediately turn the motor on to close it - (c) If remote is pressed while the door is opening or closing, immediately stop it. If pressed again, the remote should cause the door to go in the opposite direction - (d) The door should not remain open for more than a certain amount of time(for example 30s)this information is provided by an external timer. Design this system using the formal FSM design technique. Indicate, would any glitches be a problem for this system. Also estimate the no. of F/F<sub>s</sub> necessary to implement this circuit. Does the clock frequency affect this number? Why? Q7 a) The error obtained due to scaling can be reduced by using saturation logic. Let 8=4A, where A and B are each expressed using 4 information bits and a sign bit. A and B may be positive or negative and are expressed usuing twos complement arithmetic. Design a system and an input A and output B which satisfies the equation : $$B = \begin{cases} 15 & \text{for } A \ge 4 \\ 4A & \text{for } |A| \le 3 \\ -15 & \text{for } A \le -4 \end{cases}$$ As A varies from -15 to +15. (b) Compare the merits and demerits of Serial and parallel adders with reference to addition of two 4bit numbers. 06 14 - Q8 (a) what are active- low and active high output decoders? Design a full adder using both of them separately. - b) E1 buses leave the 8B bus terminal every hour on the hour unless there are fewer than 20 passengers or if the driver/conductor is late. If there are fewer than 20 passengers, the bus will wait 10 min or until the number of passengers increase to 20. If the bus leaves on time, it can travel at 60 Km/hr. If the bus leaves late, or if it rains, it can travel only at 30 Km/hr. Under what conditions will the bus travel at 60 Km/hr? Construct a special purpose computer using AND, OR, and NOT gates, switches, battery, and a light bulb. The bulb should glow if the bus can travel at 60 Km/hr.